amaranth/examples/arst.py

22 lines
643 B
Python
Raw Normal View History

2018-12-11 13:50:56 -07:00
from nmigen.fhdl import *
from nmigen.back import rtlil, verilog
class ClockDivisor:
def __init__(self, factor):
self.v = Signal(factor)
self.o = Signal()
def get_fragment(self, platform):
f = Module()
f.sync += self.v.eq(self.v + 1)
f.comb += self.o.eq(self.v[-1])
return f.lower(platform)
sys = ClockDomain(async_reset=True)
ctr = ClockDivisor(factor=16)
frag = ctr.get_fragment(platform=None)
# print(rtlil.convert(frag, ports=[sys.clk, sys.reset, ctr.o], clock_domains={"sys": sys}))
print(verilog.convert(frag, ports=[sys.clk, sys.reset, ctr.o], clock_domains={"sys": sys}))