amaranth/examples/clkdiv.py

27 lines
682 B
Python
Raw Normal View History

from nmigen import *
from nmigen.back import rtlil, verilog, pysim
2018-12-11 13:50:56 -07:00
class ClockDivisor:
def __init__(self, factor):
self.v = Signal(factor, reset=2**factor-1)
self.o = Signal()
def get_fragment(self, platform):
m = Module()
m.d.sync += self.v.eq(self.v + 1)
m.d.comb += self.o.eq(self.v[-1])
return m.lower(platform)
2018-12-11 13:50:56 -07:00
ctr = ClockDivisor(factor=16)
frag = ctr.get_fragment(platform=None)
# print(rtlil.convert(frag, ports=[ctr.o]))
print(verilog.convert(frag, ports=[ctr.o]))
2018-12-14 05:42:39 -07:00
with pysim.Simulator(frag,
vcd_file=open("clkdiv.vcd", "w")) as sim:
sim.add_clock(1e-6)
sim.run_until(100e-6, run_passive=True)