amaranth/examples/pmux.py

30 lines
876 B
Python
Raw Normal View History

2018-12-11 13:50:56 -07:00
from nmigen.fhdl import *
from nmigen.back import rtlil, verilog
class ParMux:
def __init__(self, width):
self.s = Signal(3)
self.a = Signal(width)
self.b = Signal(width)
self.c = Signal(width)
self.o = Signal(width)
def get_fragment(self, platform):
m = Module()
with m.Case(self.s, "--1"):
m.d.comb += self.o.eq(self.a)
with m.Case(self.s, "-1-"):
m.d.comb += self.o.eq(self.b)
with m.Case(self.s, "1--"):
m.d.comb += self.o.eq(self.c)
with m.Case(self.s):
m.d.comb += self.o.eq(0)
return m.lower(platform)
2018-12-11 13:50:56 -07:00
pmux = ParMux(width=16)
frag = pmux.get_fragment(platform=None)
# print(rtlil.convert(frag, ports=[pmux.s, pmux.a, pmux.b, pmux.c, pmux.o]))
print(verilog.convert(frag, ports=[pmux.s, pmux.a, pmux.b, pmux.c, pmux.o]))