back.rtlil: use slicing to match shape when reducing width.

This commit is contained in:
whitequark 2018-12-16 16:20:45 +00:00
parent 2833b36c73
commit e86104d3a6

View file

@ -339,7 +339,9 @@ class _RHSValueCompiler(_ValueCompiler):
return self(ast.Const(value.value, (new_bits, new_sign)))
value_bits, value_sign = value.shape()
if new_bits > value_bits:
if new_bits <= value_bits:
return self(ast.Slice(value, 0, new_bits))
res = self.s.rtlil.wire(width=new_bits)
self.s.rtlil.cell("$pos", ports={
"\\A": self(value),
@ -350,8 +352,6 @@ class _RHSValueCompiler(_ValueCompiler):
"Y_WIDTH": new_bits,
}, src=src(value.src_loc))
return res
else:
return "{} [{}:0]".format(self(value), new_bits - 1)
def on_Operator_binary(self, value):
lhs, rhs = value.operands