31 lines
904 B
Python
31 lines
904 B
Python
from nmigen import *
|
|
from nmigen.back import rtlil, verilog
|
|
|
|
|
|
class ParMux:
|
|
def __init__(self, width):
|
|
self.s = Signal(3)
|
|
self.a = Signal(width)
|
|
self.b = Signal(width)
|
|
self.c = Signal(width)
|
|
self.o = Signal(width)
|
|
|
|
def get_fragment(self, platform):
|
|
m = Module()
|
|
with m.Switch(self.s):
|
|
with m.Case("--1"):
|
|
m.d.comb += self.o.eq(self.a)
|
|
with m.Case("-1-"):
|
|
m.d.comb += self.o.eq(self.b)
|
|
with m.Case("1--"):
|
|
m.d.comb += self.o.eq(self.c)
|
|
with m.Case():
|
|
m.d.comb += self.o.eq(0)
|
|
return m.lower(platform)
|
|
|
|
|
|
pmux = ParMux(width=16)
|
|
frag = pmux.get_fragment(platform=None)
|
|
# print(rtlil.convert(frag, ports=[pmux.s, pmux.a, pmux.b, pmux.c, pmux.o]))
|
|
print(verilog.convert(frag, ports=[pmux.s, pmux.a, pmux.b, pmux.c, pmux.o]))
|