2018-12-15 07:20:10 -07:00
|
|
|
from nmigen import *
|
2018-12-22 16:56:02 -07:00
|
|
|
from nmigen.cli import main
|
2018-12-11 13:50:56 -07:00
|
|
|
|
|
|
|
|
|
|
|
class ClockDivisor:
|
|
|
|
def __init__(self, factor):
|
|
|
|
self.v = Signal(factor)
|
|
|
|
self.o = Signal()
|
|
|
|
|
2019-01-25 19:31:12 -07:00
|
|
|
def elaborate(self, platform):
|
2018-12-12 05:38:24 -07:00
|
|
|
m = Module()
|
|
|
|
m.d.sync += self.v.eq(self.v + 1)
|
|
|
|
m.d.comb += self.o.eq(self.v[-1])
|
2019-01-25 19:31:12 -07:00
|
|
|
return m
|
2018-12-11 13:50:56 -07:00
|
|
|
|
|
|
|
|
2018-12-22 16:56:02 -07:00
|
|
|
if __name__ == "__main__":
|
2019-01-26 09:25:05 -07:00
|
|
|
ctr = ClockDivisor(factor=16)
|
|
|
|
m = ctr.elaborate(platform=None)
|
|
|
|
m.domains += ClockDomain("sync", async_reset=True)
|
|
|
|
main(m, ports=[ctr.o])
|