|  whitequark | bfd0011aee | fhdl.ir: make sure clocks and resets of used CDs appear as inputs. | 2018-12-13 02:43:22 +00:00 |  | 
				
					
						|  whitequark | a17a9e355d | back.rtlil: give clocks and resets nicer names. | 2018-12-13 02:43:02 +00:00 |  | 
				
					
						|  whitequark | 22c76e5f90 | compat.fhdl.module: implement finalization. | 2018-12-13 02:36:15 +00:00 |  | 
				
					
						|  whitequark | b42620e490 | back.rtlil: match shape of $mux ports A/B/Y. | 2018-12-13 02:35:46 +00:00 |  | 
				
					
						|  whitequark | 17767642be | tracer: add support for Python 3.7. | 2018-12-13 02:20:00 +00:00 |  | 
				
					
						|  whitequark | f0f4c0ce61 | fhdl.ast: bits_sign→shape. | 2018-12-13 02:06:58 +00:00 |  | 
				
					
						|  whitequark | dc486ad8b9 | fhdl.ast: add tests for most logic. | 2018-12-13 02:06:55 +00:00 |  | 
				
					
						|  whitequark | e45e7f1608 | Measure test coverage. | 2018-12-13 02:04:23 +00:00 |  | 
				
					
						|  whitequark | b4dab74b2e | compat.fhdl.{module,structure}: import/wrap Migen code (WIP). | 2018-12-12 15:47:34 +00:00 |  | 
				
					
						|  whitequark | 356852a570 | compat.fhdl.bitcontainer: import/wrap Migen code. | 2018-12-12 15:22:34 +00:00 |  | 
				
					
						|  whitequark | 1d4d00aac6 | fhdl.ast.Signal: implement .like(). | 2018-12-12 14:43:19 +00:00 |  | 
				
					
						|  whitequark | ad9b45adcd | fhdl.ir: fix port threading code. | 2018-12-12 13:00:50 +00:00 |  | 
				
					
						|  whitequark | 0fac1f8d0f | fhdl.dsl: comb/sync/sync.pix→d.comb/d.sync/d.pix. | 2018-12-12 12:38:24 +00:00 |  | 
				
					
						|  whitequark | 00f0b950f6 | fhdl.ast.Signal: fix typo. | 2018-12-12 12:37:30 +00:00 |  | 
				
					
						|  whitequark | aab01d9e59 | fhdl.ast.Signal: implement attrs field. | 2018-12-12 11:30:40 +00:00 |  | 
				
					
						|  whitequark | c05c189ece | genlib.cdc.MultiReg: self.regs should be a private field. | 2018-12-12 10:52:32 +00:00 |  | 
				
					
						|  whitequark | 4eadc1629a | fhdl.ast.Signal: implement width derivation from min/max. | 2018-12-12 10:43:09 +00:00 |  | 
				
					
						|  whitequark | bc60631d68 | genlib.cdc.MultiReg: pull in from Migen. | 2018-12-12 10:12:35 +00:00 |  | 
				
					
						|  whitequark | 263d577323 | fhdl.ast.Signal: implement reset_less signals. | 2018-12-12 10:11:16 +00:00 |  | 
				
					
						|  whitequark | 1d46ffb591 | fhdl.ast.Signal: assign an internal name if tracer fails. | 2018-12-12 10:08:56 +00:00 |  | 
				
					
						|  whitequark | 6d5878a0ee | fhdl.dsl: allow f.sync["dom"] as a synonym of f.sync.dom. | 2018-12-12 10:00:00 +00:00 |  | 
				
					
						|  whitequark | 851ed06769 | ClockDomain.{rst→reset}, for consistency with ResetInserter. nmigen.compat.ClockDomain would alias this, for Migen compatibility. | 2018-12-12 09:49:02 +00:00 |  | 
				
					
						|  whitequark | 4d3258013d | Initial commit. | 2018-12-12 03:18:44 +00:00 |  |