|  whitequark | 07c818e077 | fhdl.ir: move Fragment prepare logic from back.rtlil. | 2018-12-13 14:34:07 +00:00 |  | 
				
					
						|  whitequark | ac498414ab | back.verilog: remove debug code. | 2018-12-13 13:42:54 +00:00 |  | 
				
					
						|  whitequark | 90f1503c91 | fhdl.ir: record port direction explicitly. No point in recalculating this in the backend when writing RTLIL or
Verilog port directions. | 2018-12-13 13:12:31 +00:00 |  | 
				
					
						|  whitequark | 6251c95d4e | compat.genlib.fsm: import/wrap Migen code. | 2018-12-13 12:41:19 +00:00 |  | 
				
					
						|  whitequark | bb04c9e0da | fhdl, back: trace and emit source locations of values. | 2018-12-13 11:44:06 +00:00 |  | 
				
					
						|  whitequark | 859c2dbcf0 | back.rtlil: never give subfragment cells names starting with $. | 2018-12-13 11:30:16 +00:00 |  | 
				
					
						|  whitequark | 72257b6935 | fhdl.ir: implement clock domain propagation. | 2018-12-13 11:01:03 +00:00 |  | 
				
					
						|  whitequark | fde2471963 | fhdl.ir: remove iter_domains(). | 2018-12-13 10:18:57 +00:00 |  | 
				
					
						|  whitequark | f4340c19bb | fhdl: cd_name→domain. | 2018-12-13 10:15:01 +00:00 |  | 
				
					
						|  whitequark | d2e2d00e45 | fhdl.cd: rename ClockDomain.{reset→rst}. | 2018-12-13 07:27:27 +00:00 |  | 
				
					
						|  whitequark | 4e32f6b8de | back.verilog: detect undriven public wires using Yosys. This should never happen, and is certainly a logic bug in nMigen. | 2018-12-13 04:59:48 +00:00 |  | 
				
					
						|  whitequark | 27d3dfc453 | back.rtlil: fix swapped operands in sync assign. | 2018-12-13 04:34:22 +00:00 |  | 
				
					
						|  whitequark | 6c7f98e964 | back.rtlil: explain logic for CD reset insertion. | 2018-12-13 03:51:00 +00:00 |  | 
				
					
						|  whitequark | 2c67a620ee | back.rtlil: explicitly set the top module. | 2018-12-13 03:50:04 +00:00 |  | 
				
					
						|  whitequark | 4df5c5de65 | fhdl.ir: explain how port enumeration works. | 2018-12-13 03:31:13 +00:00 |  | 
				
					
						|  whitequark | f86ec1e7ef | back.rtlil: explain how RTLIL conversion works. | 2018-12-13 03:22:01 +00:00 |  | 
				
					
						|  whitequark | a17a9e355d | back.rtlil: give clocks and resets nicer names. | 2018-12-13 02:43:02 +00:00 |  | 
				
					
						|  whitequark | b42620e490 | back.rtlil: match shape of $mux ports A/B/Y. | 2018-12-13 02:35:46 +00:00 |  | 
				
					
						|  whitequark | f0f4c0ce61 | fhdl.ast: bits_sign→shape. | 2018-12-13 02:06:58 +00:00 |  | 
				
					
						|  whitequark | 0fac1f8d0f | fhdl.dsl: comb/sync/sync.pix→d.comb/d.sync/d.pix. | 2018-12-12 12:38:24 +00:00 |  | 
				
					
						|  whitequark | aab01d9e59 | fhdl.ast.Signal: implement attrs field. | 2018-12-12 11:30:40 +00:00 |  | 
				
					
						|  whitequark | 851ed06769 | ClockDomain.{rst→reset}, for consistency with ResetInserter. nmigen.compat.ClockDomain would alias this, for Migen compatibility. | 2018-12-12 09:49:02 +00:00 |  | 
				
					
						|  whitequark | 4d3258013d | Initial commit. | 2018-12-12 03:18:44 +00:00 |  |